Up
Publications
Refereed Journal Papers

M. Yamamoto, K. Nakashima, T. Yamauchi, A. Nagoya and H. Taniguchi:
"Decentralization of Performance Profiling System using Virtual Machines and Reduction of Stall Time of Data Sampling (in Japanese),"
Transactions of IEICEJ, Vol. J102D, No. 10, pp. 674684,
Oct. 2019.

T. Murooka, A. Nagoya, T. Miyazaki, H. Ochi and Y. Nakamura:
"Network Processor for HighSpeed Network and Quick Programming,"
Journal of Circuits, Systems, and Computers, Vol. 16, No. 1, pp. 6579,
Feb. 2007.

A. Nagoya, K. Oguri and Y. Nakamura:
"Implementation Methods for Autonomously Reconfigurable Architecture PCA (in Japanese),"
Transactions of IEICEJ, Vol. J89D, No. 6, pp. 11101119,
Jun. 2006.

H. Ito, R. Konishi, H. Nakada, H. Tsuboi, Y. Okuyama and A. Nagoya:
"Dynamically Reconfigurable Logic LSI: PCA2,"
IEICE Transactions on Information and Systems, Vol. E87D, No. 8, pp. 20112020,
Aug. 2004.

H. Ito, R. Konishi, H. Nakada, K. Oguri, A. Nagoya and M. Inamori:
"Dynamically Reconfigurable Logic LSI — PCA1 : The First Realization of the Plastic Cell Architecture,"
IEICE Transactions on Information and Systems, Vol. E86D, No. 5, pp. 859867,
May 2003.

M. Inamori, H. Nakada, R. Konishi, A. Nagoya and K. Oguri:
"A Method of Mapping Finite State Machine into PCA Plastic Parts,"
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E85A, No. 4, pp. 804810,
Apr. 2002.

S. Yamashita, H. Sawada and A. Nagoya:
"A General Framework to Use Various Decomposition Methods for LUT Network Synthesis,"
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E84A, No. 11, pp. 29152922,
Nov. 2001.

T. Suyama, M. Yokoo, H. Sawada and A. Nagoya:
"Solving Satisfiability Problems using Reconfigurable Hardware (in Japanese),"
Transactions of IEICEJ, Vol. J84DI, No. 4, pp. 410420,
Apr. 2001.

T. Suyama, M. Yokoo, H. Sawada and A. Nagoya:
"Solving Satisfiability Problems Using Reconfigurable Computing,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 9, No. 1, pp. 109116,
Feb. 2001.

H. Nagano, A. Matsuura and A. Nagoya:
"An Efficient Implementation Method of a Metric Computation Accelerator for Fractal Image Compression Using Reconfigurable Hardware,"
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E84A, No. 1, pp. 372377,
Jan. 2001.

H. Sawada, S. Yamashita and A. Nagoya:
"Efficient Kernel Generation Based on Implicit Cube Set Representations and Its Applications,"
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E83A, No. 12, pp. 25132519,
Dec. 2000.

S. Yamashita, H. Sawada and A. Nagoya:
"SPFD: A New Method to Express Functional Flexibility,"
IEEE Transactions on ComputerAided Design of Integrated Circuits and Systems, Vol. 19, No. 8, pp. 840849,
Aug. 2000.

S. Yamashita, H. Sawada and A. Nagoya:
"SPFD: A New Method to Express Functional Flexibility (in Japanese),"
Transactions of IEICEJ, Vol. J82A, No. 7, pp. 10471056,
Jul. 1999.

H. Sawada, S. Yamashita and A. Nagoya:
"Restructuring Logic Representations with Simple Disjunctive Decompositions,"
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E81A, No. 12, pp. 25382544,
Dec. 1998.

S. Yamashita, H. Sawada and A. Nagoya:
"An Efficient Method for Finding an Optimal BiDecomposition,"
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E81A, No. 12, pp. 25292537,
Dec. 1998.

A. Matsuura and A. Nagoya:
"Bit and WordLevel Common Subexpression Elimination for the Synthesis of Linear Computations,"
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E81A, No. 3, pp. 455461,
Mar. 1998.

A. Matsuura, M. Yukishita and A. Nagoya:
"A Hierarchical Clustering Method for the Multiple Constant Multiplication Problem,"
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E80A, No. 10, pp. 17671773,
Oct. 1997.

H. Sawada, T. Suyama and A. Nagoya:
"Logic Synthesis for LookUp Table Based FPGAs Using Functional Decomposition and Boolean Resubstitution,"
IEICE Transactions on Information and Systems, Vol. E80D, No. 10, pp. 10171023,
Oct. 1997.

Y. Nakamura, K. Oguri, A. Nagoya, M. Yukishita and R. Nomura:
"HighLevel Synthesis Design at NTT Systems Labs,"
IEICE Transactions on Information and Systems, Vol. E76D, No. 9, pp. 10471054,
Sep. 1993.

H. Sekigawa, A. Nagoya, K. Oguri and Y. Nakamura:
"An Efficient Algorithm for Interconnect Elements Assignment (in Japanese),"
Transactions of IEICEJ, Vol. J74A, No. 7, pp. 10311040,
Jul. 1991.

A. Nagoya, Y. Nakamura, K. Oguri and R. Nomura:
"MultiLevel Logic Optimization for High Level CAD System (in Japanese),"
Transactions of IEICEJ, Vol. J74A, No. 2, pp. 206217,
Feb. 1991.
Conference Papers

M. Yamamoto, K. Nakashima, T. Yamauchi, A. Nagoya and H. Taniguchi:
"Acceleration of Analysis Processing on Decentralized Performance Profiling System Using Virtual Machines,"
Proc. of 6th International Workshop on Computer Systems and Architectures (CSA'18) to be held in conjunction with CANDAR'18, pp. 152158,
Hida Takayama (Japan), Nov. 2018.

N. Watanabe and A. Nagoya:
"FSL  A Sophisticated Hardware Description Language Inheriting Design Philosophy of SFL,"
Conference Record of 2017 Taiwan and Japan Conference on Circuits and Systems (TJCAS 2017), 1A6, p. 8,
Okayama (Japan), Aug. 2017.

H. Ito, R. Konishi, H. Nakada, Y. Okuyama, A. Nagoya, T. Izumi and Y. Nakamura:
"Asynchronous Dynamically Reconfigurable Logic LSIs Suitable for Technology Scaling,"
Proc. of 12th Workshop on Synthesis and System Integration of Mixed Information Technologies (SASIMI 2004), pp. 458465,
Kanazawa (Japan), Oct. 2004.

Y. Nakane, K. Nagami, T. Shiozawa and A. Nagoya:
"Concept and Implementation of Runtime Resource Management System Operating on Autonomously Reconfigurable Architecture,"
Proc. of 2003 IEEE International Conference on FieldProgrammable Technology (FPT '03), pp. 136143,
Tokyo (Japan), Dec. 2003.

K. Oguri, Y. Shibata and A. Nagoya:
"Asynchronous BitSerial Datapath for ObjectOriented Reconfigurable Architecture PCA,"
Proc. of 8th AsiaPacific Computer Systems Architecture Conference (ACSAC 2003), Springer LNCS 2823, pp. 5468,
AizuWakamatsu (Japan), Sep. 2003 (invited talk).

H. Ito, R. Konishi, H. Nakada, H. Tsuboi and A. Nagoya:
"Development of Dynamically Reconfigurable Logic LSI: PCA2 (in Japanese),"
IPSJ/IEICE 2nd Forum on Information Technology (FIT 2003) Information Technology Letters, pp. 5354,
Ebetsu (Japan), Sep. 2003.

H. Ito, R. Konishi, H. Nakada, H. Tsuboi and A. Nagoya:
"Dynamically Reconfigurable Logic LSI designed as Fully Asynchronous System — PCA2,"
Proc. of COOL Chips VI, p. 84,
Yokohama (Japan), Apr. 2003.

M. Inamori, R. Konishi and A. Nagoya:
"A New Approach to Mapping Finite State Machine into PCA Plastic Parts,"
Proc. of 10th Workshop on Synthesis and System Integration of Mixed Technologies (SASIMI 2001), pp. 178185,
Nara (Japan), Oct. 2001.

Y. Nakane, K. Nagami, T. Shiozawa, N. Imlig, A. Nagoya and K. Oguri:
"Runtime Resource Management for the Dynamically SelfReconfigurable Architecture PCA (in Japanese),"
Proc. of Design Automation Symposium 2001 (DA Symposium 2001), pp. 6772,
Hamamatsu (Japan), Jul. 2001.

Y. Nakane, K. Nagami, T. Shiozawa, N. Imlig, A. Nagoya and K. Oguri:
"Runtime Resource Management for the Dynamically SelfReconfigurable Architecture PCA,"
Proc. of 1st International Conference on Engineering of Reconfigurable Systems and Algorithms (ERSA '01), pp. 5763,
Las Vegas (NV), Jun. 2001.

H. Ito, R. Konishi, H. Nakada, K. Oguri, A. Nagoya, N. Imlig, K. Nagami, T. Shiozawa and M. Inamori:
"Dynamically Reconfigurable Logic LSI — PCA1,"
Proc. of 2001 Symposium on VLSI Circuits, pp. 103106,
Kyoto (Japan), Jun. 2001.

H. Sawada, S. Yamashita and A. Nagoya:
"SPFD: A Method to Express Functional Flexibility,"
Booklet of 10th International Workshops on PostBinary ULSI Systems (ULSI 2001) associated with 31st IEEE International Symposium on MultipleValued Logic (ISMVL 2001), pp. 1924,
Warsaw (Poland), May 2001 (invited talk).

H. Nakada, H. Ito, R. Konishi, A. Nagoya, K. Oguri, T. Shiozawa and N. Imlig:
"SelfReorganizing Systems on VLSI Circuits,"
Proc. of 2001 International Symposium on Circuits and Systems (ISCAS 2001), Vol.4, pp. 310313,
Sydney (Australia), May 2001.

N. Imlig, T. Shiozawa, K. Nagami, Y. Nakane, R. Konishi, H. Ito and A. Nagoya:
"Scalable Space/Timeshared StreamProcessing on the Runtime Reconfigurable PCA Architecture,"
Proc. of 8th Reconfigurable Architecture Workshop (RAW 2001) associated with 15th Annual International Parallel & Distributed Processing Symposium (IPDPS 2001), pp. 14411449,
San Francisco (CA), Apr. 2001.

M. Inamori, H. Nakada, R. Konishi and A. Nagoya:
"A Method of Mapping Finite State Machine into PCA Plastic Part (in Japanese),"
Proc. of 14th IEICE Workshop on Circuits and Systems in Karuizawa, pp. 95100,
Karuizawa (Japan), Apr. 2001.

R. Konishi, H. Ito, H. Nakada, A. Nagoya, K. Oguri, N. Imlig, T. Shiozawa, M. Inamori and K. Nagami:
"PCA1: A Fully Asynchronous, SelfReconfigurable LSI,"
Proc. of 7th International Symposium on Asynchronous Circuits and Systems (ASYNC 2001), pp. 5461,
Salt Lake City (UT), Mar. 2001.

T. Shiozawa, N. Imlig, K. Nagami, K. Oguri, A. Nagoya and H. Nakada:
"An Implementation of Longest Prefix Matching for IP Router on Plastic Cell Architecture,"
Proc. of 10th International Conference on Field Programmable Logic and Applications (FPL 2000), Springer LNCS 1896, pp. 805809,
Villach (Austria), Aug. 2000.

K. Aoyama, H. Sawada, A. Nagoya and K. Nakajima:
"A Threshold LogicBased Reconfigurable Logic Element with a New Programming Technology,"
Proc. of 10th International Conference on Field Programmable Logic and Applications (FPL 2000), Springer LNCS 1896, pp. 665674,
Villach (Austria), Aug. 2000.

S. Yamashita, H. Sawada and A. Nagoya:
"A Layout Driven Logic Decomposition Model,"
Handouts of 2000 IEEE International Workshop on Logic Synthesis (IWLS 2000), pp. 111115,
Dana Point (CA), May 2000.

K. Aoyama, H. Sawada and A. Nagoya:
"A Method for Designing a Circuit with Neuron MOS Transistors Realizing Any Logic Function (in Japanese),"
Proc. of 13th IEICE Workshop on Circuits and Systems in Karuizawa, pp. 113118,
Karuizawa (Japan), Apr. 2000.

H. Sawada, S. Yamashita and A. Nagoya:
"A Boolean Division Algorithm for Implicit Cube Set Representations,"
Proc. of 9th Workshop on Synthesis and System Integration of Mixed Technologies (SASIMI 2000), pp. 279283,
Kyoto (Japan), Apr. 2000.

S. Yamashita, H. Sawada and A. Nagoya:
"An Efficient Framework of Using Various Decomposition Methods to Synthesize LUT Networks and Its Evaluation,"
Proc. of 5th Asia and South Pacific Design Automation Conference (ASPDAC 2000), pp. 253258,
Yokohama (Japan), Jan. 2000.

T. Suyama, M. Yokoo and A. Nagoya:
"Solving Satisfiability Problems on FPGAs Using Experimental Unit Propagation,"
Proc. of 5th International Conference on Principles and Practice of Constraint Programming (CP '99), Springer LNCS 1713, pp. 434445,
Alexandria (VA), Oct. 1999.

H. Sawada, S. Yamashita and A. Nagoya:
"An Efficient Method for Generating Kernels on Implicit Cube Set Representations,"
Handouts of 1999 IEEE International Workshop on Logic Synthesis (IWLS '99), pp. 260263,
Lake Tahoe (CA), Jun. 1999.

A. Matsuura and A. Nagoya:
"Summation Algorithms on Constrained Reconfigurable Meshes,"
Proc. of International Symposium on Parallel Architectures, Algorithms and Networks (ISPAN '99), pp. 400405,
Fremantle (Australia), Jun. 1999.

H. Sawada, S. Yamashita and A. Nagoya:
"An Efficient Method for Generating Kernels on Implicit Cube Set Representations (in Japanese),"
Proc. of 12th IEICE Workshop on Circuits and Systems in Karuizawa, pp. 331336,
Karuizawa (Japan), Apr. 1999.

A. Matsuura and A. Nagoya:
"An Optimal Algorithm for Summing Binary Numbers on Reconfigurable Meshes of a LinearDelay Model (in Japanese),"
Proc. of 12th IEICE Workshop on Circuits and Systems in Karuizawa, pp. 481486,
Karuizawa (Japan), Apr. 1999.

T. Suyama, M. Yokoo and A. Nagoya:
"Solving Satisfiability Problems on FPGAs Using Experimental Unit Propagation Heuristic,"
Proc. of 6th Reconfigurable Architecture Workshop (RAW '99) associated with 13th International Parallel Processing Symposium & 10th Symposium on Parallel and Distributed Processing (IPPS/SPDP '99), Springer LNCS 1586, pp. 709711,
San Juan (Puerto Rico), Apr. 1999.

H. Nagano, A. Matsuura and A. Nagoya:
"An Efficient Implementation Method of Fractal Image Compression on Dynamically Reconfigurable Architecture,"
Proc. of 6th Reconfigurable Architecture Workshop (RAW '99) associated with 13th International Parallel Processing Symposium & 10th Symposium on Parallel and Distributed Processing (IPPS/SPDP '99), Springer LNCS 1586, pp. 670678,
San Juan (Puerto Rico), Apr. 1999.

S. Yamashita, H. Sawada and A. Nagoya:
"An Integrated Approach for Synthesizing LUT Networks,"
Proc. of 9th Great Lakes Symposium on VLSI (GLSVLSI '99), pp. 136139,
Ann Arbor (MI), Feb. 1999.

A. Matsuura, H. Nagano and A. Nagoya:
"A Method for Implementing Fractal Image Compression on Reconfigurable Architecture,"
Proc. of 7th ACM International Symposium on FieldProgrammable Gate Arrays (FPGA '99), p. 251,
Monterey (CA), Feb. 1999.

H. Nagano, T. Suyama and A. Nagoya:
"Acceleration of Linear Block Code Evaluations Using New Reconfigurable Computing Approach,"
Proc. of 4th Asia and South Pacific Design Automation Conference (ASPDAC '99), pp. 161164,
Hong Kong, Jan. 1999.

H. Sawada, S. Yamashita and A. Nagoya:
"Efficient Methods for a Simple Disjoint Decomposition and a NonDisjoint BiDecomposition,"
Booklet of 7th International Workshop on PostBinary ULSI Systems (ULSI '98) associated with 28th IEEE International Symposium on MultipleValued Logic (ISMVL 98), pp. 3437,
Fukuoka (Japan), May 1998.

H. Sawada, S. Yamashita and A. Nagoya:
"Restructuring Logic Representations with Easily Detectable Simple Disjunctive Decompositions,"
Proc. of Design, Automation and Test in Europe Conference 1998 (DATE '98), pp. 755759,
Paris (France), Feb. 1998.

H. Nagano, T. Suyama and A. Nagoya:
"Soft Decision Maximum Likelihood Decoders for Binary Linear Block Codes Implemented on FPGAs,"
Proc. of 6th ACM International Symposium on Field Programmable Gate Arrays (FPGA '98), p. 261,
Monterey (CA), Feb. 1998.

S. Yamashita, H. Sawada and A. Nagoya:
"New Methods to Find Optimal NonDisjoint BiDecompositions,"
Proc. of 3rd Asia and South Pacific Design Automation Conference (ASPDAC '98), pp. 5968,
Yokohama (Japan), Feb. 1998.

A. Matsuura and A. Nagoya:
"Formulation of the AdditionShiftSequence Problem and Its Complexity,"
Proc. of 8th International Symposium on Algorithms and Computation (ISAAC '97), Springer LNCS 1350, pp. 4251,
Singapore, Dec. 1997.

A. Matsuura and A. Nagoya:
"Bit and WordLevel Common Subexpression Sharing for the Multiple Constant Multiplication Problem (in Japanese),"
Proc. of 10th IEICE Workshop on Circuits and Systems in Karuizawa, pp. 303308,
Karuizawa (Japan), Apr. 1997.

S. Kimura, M. Yukishita, Y. Itou, A. Nagoya, M. Hirao and K. Watanabe:
"A Hardware/Software Codesign Method for a General Purpose Reconfigurable CoProcessor,"
Proc. of 5th International Workshop on Hardware/Software Codesign (CODES/CASHE '97), pp. 147151,
Braunschweig (Germany), Mar. 1997.

H. Sawada, S. Yamashita and A. Nagoya:
"Restricted Simple Disjunctive Decompositions Based on Grouping Symmetric Variables,"
Proc. of 7th Great Lakes Symposium on VLSI (GLSVLSI '97), pp. 3944,
Urbana (IL), Mar. 1997.

A. Matsuura, M. Yukishita and A. Nagoya:
"An Efficient Hierarchical Clustering Method for the Multiple Constant Multiplication Problem,"
Proc. of 2nd Asia and South Pacific Design Automation Conference (ASPDAC '97), pp. 8388,
Chiba (Japan), Jan. 1997.

S. Yamashita, H. Sawada and A. Nagoya:
"A New Method to Express Functional Permissibilities for LUT based FPGAs and Its Applications,"
Proc. of 1996 IEEE/ACM International Conference on ComputerAided Design (ICCAD96), pp. 254261,
San Jose (CA), Nov. 1996.

T. Suyama, H. Sawada and A. Nagoya:
"LUTbased FPGA Technology Mapping using Permissible Functions,"
Proc. of 9th International Conference on VLSI Design (VLSI Design '96), pp. 215218,
Bangalore (India), Jan. 1996.

H. Sawada, T. Suyama and A. Nagoya:
"Logic Synthesis for LookUp Table based FPGAs using Functional Decomposition and Support Minimization,"
Proc. of 1995 IEEE/ACM International Conference on ComputerAided Design (ICCAD95), pp. 353358,
San Jose (CA), Nov. 1995.

H. Sawada, T. Suyama, M. Yukishita and A. Nagoya:
"Logic Synthesis Method for LookUp Table Architectures using Functional Decomposition and Support Minimization,"
Proc. of 5th Workshop on Synthesis and System Integration of Mixed Technologies (SASIMI '95), pp. 161168,
Nara (Japan), Aug. 1995.

P. Baglietto and A. Nagoya:
"Design of a SIMD Massively Parallel Computer using a High Level Synthesis System,"
Proc. of 5th International Symposium on IC Technology, Systems & Applications (ISIC93), pp. 510514,
Singapore, Sep. 1993.

H. Sekigawa, Y. Nakamura, K. Oguri, A. Nagoya and M. Yukishita:
"Multiplexer Assignment after Scheduling and Allocation Steps,"
Proc. of 6th International Workshop on HighLevel Synthesis (IWHLS '92), pp. 410417,
Dana Point (CA), Nov. 1992.

A. Nagoya, Y. Nakamura and R. Nomura:
"Microprocessor Architecture Design using HighLevel Synthesis System,"
Proc. of International Symposium on Logic Synthesis and Microprocessor Architecture (ISKIT '92), pp. 5559,
Iizuka (Japan), Jul. 1992.

Y. Nakamura, K. Oguri, A. Nagoya, M. Yukishita and R. Nomura:
"HighLevel Synthesis Design at NTT Systems Labs,"
Proc. of 3rd Synthesis and Simulation Meeting and International Interchange (SASIMI '92), pp. 344353,
Kobe (Japan), Apr. 1992.

R. Nomura, K. Oguri, Y. Nakamura and A. Nagoya:
"The Strategy for Reliable ASIC Design in PARTHENON,"
Proc. of 4th International Forum on ASIC and Transducer Technology (ASICTT '91), pp. 712,
Leuven (Belgium), May 1991.

K. Oguri, Y. Nakamura, R. Nomura, A. Nagoya and M. Yukishita:
"PARTHENON: Perfect Harmony between Behavioral Language SFL and Synthesizer,"
Proc. of 4th IEICE Workshop on Circuits and Systems in Karuizawa, pp. 198203,
Karuizawa (Japan), Apr. 1991.

R. Nomura, K. Oguri, A. Nagoya and Y. Nakamura:
"A HighLevel ASIC CAD System PARTHENON,"
Proc. of 2nd Makuhari International Conference on High Technology (MICHT '91), pp. 255258,
Chiba (Japan), Feb. 1991.

A. Nagoya, Y. Nakamura, K. Oguri and R. Nomura:
"MultiLevel Logic Optimization for Large Scale ASICs,"
Proc. of 1990 IEEE International Conference on ComputerAided Design (ICCAD90), pp. 564567,
Santa Clara (CA), Nov. 1990.

Y. Nakamura, K. Oguri, A. Nagoya and R. Nomura:
"A Hierarchical Behavioral Description based CAD System,"
Proc. of 1990 IEEE European Conference on Application Specific Integration Circuits (EURO ASIC '90), pp. 282287,
Paris (France), May 1990.

Y. Nakamura, M. Yukishita, R. Nomura and A. Nagoya:
"Specification Design Expert System for Pipeline Control Architecture,"
Proc. of 1st European Design Automation Conference (EDAC '90), p. 671,
Glasgow (Scotland), Mar. 1990.
Tutorial Papers and Articles

A. Nagoya:
"Utilization Techniques for Logic Optimization Programs in PARTHENON (in Japanese),"
Textbook for the 17th PARTHENON Short Course (CDR), pp. 124,
Sep. 2011.

A. Nagoya:
"An Introduction to PARTHENON (in Japanese),"
Textbook for the 17th PARTHENON Short Course (CDR), pp. 110 (Slides pp. 188),
Sep. 2011.

A. Nagoya:
"Reconfigurable Systems Technical Group,"
IEICE Information and Systems Society Journal, Vol. 16, No. 1, pp. 45,
May 2011.

A. Nagoya:
"Utilization Techniques for Logic Optimization Programs in PARTHENON (in Japanese),"
Textbook for the 12th PARTHENON Short Course, pp. 97122,
Aug. 2004.

A. Nagoya:
"An Introduction to PARTHENON (in Japanese),"
Textbook for the 12th PARTHENON Short Course, pp. 8596,
Aug. 2004.

A. Nagoya:
"Autonomously Reconfigurable Hardware — Plastic Cell Architecture (PCA) — (in Japanese),"
The Journal of the Institute of Electronics, Information and Communication Engineers, Vol. 87, No. 4, pp. 303308,
Apr. 2004.

A. Nagoya:
"An Introduction to PARTHENON (in Japanese),"
Textbook for the 11th PARTHENON Short Course, pp. 129140,
Aug. 2003.

T. Suyama, M. Yokoo, H. Sawada and A. Nagoya:
"Solving satisfiability problems by using reconfigurable hardware,"
Electronics and Communications in Japan (Part II: Electronics), Vol. 86, Issue 3, Wiley Periodicals, Inc., pp. 3546,
Feb. 2003.

A. Nagoya:
"An Introduction to PARTHENON (in Japanese),"
Textbook for the 10th PARTHENON Short Course, pp. 314,
Aug. 2002.

S. Yamashita, H. Sawada and A. Nagoya:
"A New Notion for Functional Flexibility: A Summary,"
IEEE Circuits and Systems Magazine, Vol. 2, No. 2, pp. 5254,
2nd qr. 2002.

A. Nagoya:
"The Plastic Cell Architecture for Dynamically SelfReconfigurable Computing (in Japanese),"
Journal of the Society of Instrument and Control Engineers, Vol. 40, No. 12, pp. 911914,
Dec. 2001.

A. Nagoya:
"An Introduction to PARTHENON (in Japanese),"
Textbook for the 9th PARTHENON Short Course, pp. 313,
Aug. 2001.

A. Nagoya, S. Yamashita, M. Inamori and H. Sawada:
"Logic Synthesis and Optimization Methods for SeaofLUTs based PCA (in Japanese),"
NTT R&D, Vol. 49, No. 9, pp. 537545,
Sep. 2000.

A. Nagoya and K. Oguri:
"The Concept of the Plastic Cell Architecture (PCA) (in Japanese),"
NTT R&D, Vol. 49, No. 9, pp. 513517,
Sep. 2000.

A. Nagoya:
"Design Automation Technologies for Realizing Novel Concurrent Architecture (in Japanese),"
NTT R&D, Vol. 46, No. 2, pp. 153158,
Feb. 1997.

Y. Nakamura, K. Oguri, T. Shiozawa, H. Ito, K. Nagami, A. Nagoya, R. Nomura, M. Yukishita, H. Sawada, T. Suyama, A. Matsuura and S. Yamashita:
"PARTHENON for the First Time CDROM edition (in Japanese),"
DESIGN WAVE MAGAZINE, No. 3, CQ Publishing,
May 1996.

A. Nagoya:
"Utilization Techniques for Logic Optimization Programs (in Japanese),"
Transistor Technologies, Vol. 32, No. 3, CQ Publishing, pp. 345354,
Feb. 1995.

A. Nagoya:
"TopDown Design for ASICs using SFL/PARTHENON (in Japanese),"
Interface, Vol. 20, No. 6, CQ Publishing, pp. 196206,
May 1994.

A. Nagoya:
"Highlevel Logic Synthesis System PARTHENON (in Japanese),"
Telecommunications, Vol. 56, No. 562, pp. 6676,
Oct. 1993.

Y. Nakamura, K. Oguri, R. Nomura, A. Nagoya and M. Yukishita:
"Research and Development of HighLevel Synthesis System based on Behavioral Hardware Description Language (in Japanese),"
Reports of Achievements in Industrialization Awarded the Okochi Memorial Prize 1992, pp. 5161,
Dec. 1992.

K. Oguri, Y. Nakamura, R. Nomura and A. Nagoya:
"SFL (in Japanese),"
IPSJ Magazine, Vol. 33, No. 11, pp. 12561262,
Nov. 1992.

A. Nagoya:
"Logic Minimization (in Japanese),"
Journal of Japanese Society for Artificial Intelligence, Vol. 7, No. 3, pp. 540542,
May 1992.

S. Shiokawa, Y. Obashi and A. Nagoya:
"DIPS11/5E Series Mainframes,"
Review of the Electrical Communications Laboratories, Vol. 35, No. 6, pp. 633641,
Nov. 1987.

S. Shiokawa, A. Nagoya, A. Matsumoto and K. Tajiri:
"DIPS11/5E Series Processor (in Japanese),"
Electrical Communications Laboratories Technical Journal, Vol. 36, No. 1, pp. 5765,
Jan. 1987.
Books

K. Oguri and A. Nagoya:
"8. Plastic Cell Architecture (PCA) (in Japanese),"
T. Sueyoshi and H. Amano (eds.), Reconfigurable Systems, Ohmsha, pp. 209233,
Aug. 2005,
ISBN 427420071X.

K. Oguri, A. Nagoya, R. Nomura and M. Yukishita:
PARTHENON for the First Time (in Japanese), CQ Publishing Co., Ltd.,
Sep. 1994,
ISBN 4789837998.

Y. Nakamura and A. Nagoya:
"14. Design Automation Technologies for ASICs (in Japanese),"
M. Imai (ed.), ASIC Technology: Fundamentals and Applications, IEICE, pp. 230251,
Feb. 1994,
ISBN 4885521203.

Y. Nakamura, K. Oguri and A. Nagoya:
"9. Synthesis from Pure Behavioral Descriptions,"
R. Camposano and W. Wolf (eds.), Highlevel VLSI Synthesis, Kluwer Academic Publishers, pp. 205229,
Jun. 1991,
ISBN 0792391594.